

## Ultra-Small, Single-Channel, 8-/10-/12-Bit Buffered Output Voltage DACs with Internal Reference and SPI Interface

## **General Description**

The MAX5703/MAX5704/MAX5705 single-channel, lowpower, 8-/10-/12-bit, voltage-output digital-to-analog converters (DACs) include output buffers and an internal reference that is selectable to be 2.048V, 2.500V, or 4.096V. The MAX5703/MAX5704/MAX5705 accept a wide supply voltage range of 2.7V to 5.5V with extremely low power (< 1mW) consumption to accommodate most low-voltage applications. A precision external reference input allows rail-to-rail operation and presents a 100k $\Omega$ (typ) load to an external reference.

The MAX5703/MAX5704/MAX5705 have a 50MHz, 3-wire SPI/QSPI™/MICROWIRE®/DSP-compatible serial interface. The DAC output is buffered and has a low supply current of 155µA (typical at 3V) and a low offset error of ±0.5mV (typical). On power-up, the MAX5703/ MAX5704/MAX5705 reset the DAC outputs to zero, providing additional safety for applications that drive valves or other transducers which need to be off on power-up. The internal reference is initially powered down to allow use of an external reference.

The MAX5703/MAX5704/MAX5705 include a userconfigurable active-low asynchronous input,  $\overline{\text{AUX}}$  for additional flexibility. This input can be programmed to asynchronously clear ( $\overline{\text{CLR}}$ ) or temporarily gate ( $\overline{\text{GATE}}$ ) the DAC output to a user-programmable value. A dedicated active-low asynchronous  $\overline{\text{LDAC}}$  input is also included. This allows simultaneous output updates of multiple devices.

The MAX5703/MAX5704/MAX5705 are available in 10-pin TDFN/ $\mu$ MAX® packages and are specified over the -40°C to +125°C temperature range.

## **Applications**

- Programmable Voltage and Current Sources
- Gain and Offset Adjustment
- Automatic Tuning and Optical Control
- Power Amplifier Control and Biasing
- Process Control and Servo Loops
- Portable Instrumentation
- Data Acquisition

QSPI is a trademark of Motorola, Inc. MICROWIRE is a registered trademark of National Semiconductor Corp. µMAX is a registered trademark of Maxim Integrated Products, Inc.

## **Benefits and Features**

- ♦ Single High-Accuracy DAC Channel
   ♦ 12-Bit Accuracy Without Adjustments
   ♦ ±1 LSB INL Buffered Voltage Output
   ♦ Monotonic Over All Operating Conditions
- Three Precision Selectable Internal References

   2.048V, 2.500V, or 4.096V
- Internal Output Buffer
  - $\diamond$  Rail-to-Rail Operation with External Reference  $\diamond$  6.3us Settling Time
  - $\diamond$  Output Directly Drives 2k $\Omega$  Loads
- ♦ Small, 10-Pin, 2mm x 3mm TDFN and 3mm x 5mm µMAX Packages
- ♦ Wide 2.7V to 5.5V Supply Range
- Flexible 1.8V to 5.5V V<sub>DDIO</sub>
- 50MHz, 3-Wire, SPI/QSPI/MICROWIRE/DSP-Compatible Serial Interface
- Power-On-Reset to Zero-Scale DAC Output
- ◆ User-Configurable Asynchronous I/O Functions: CLR, LDAC, GATE
- Three Software-Selectable Power-Down Output Impedances: 1kΩ, 100kΩ, or High Impedance

**Functional Diagram** 

Low 155µA DAC Supply Current at 3V

#### VDD VDDIO REF MAX5703 INTERNAL REFERENCE/ EXTERNAL BUFFER MAX5704 MAX5705 CS 8-/10-CODE DAC SCLK REGISTER LATCH 12-BIT DAC OUT BLIFFFF DIN SPI SERIAL AUX CLEAR/ CLEAR, CODE LOAD GATE LDAC RESET RESET 100kΩ 1kΩ POWFR DAC CONTROL LOGIC DOWN POR GND

#### Ordering Information appears at end of data sheet.

For related parts and recommended products to use with this part, refer to: www.maximintegated.com/MAX5703.related

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maximintegrated.com.

## Ultra-Small, Single-Channel, 8-/10-/12-Bit Buffered Output Voltage DACs with Internal Reference and SPI Interface

## **ABSOLUTE MAXIMUM RATINGS**

| $V_{DD}$ to GND0.3V to +6V                                |
|-----------------------------------------------------------|
| $V_{\mbox{\scriptsize DDIO}}$ to GND0.3V to +6V           |
| OUT, REF to GND0.3V to lower of $(V_{DD} + 0.3V)$ and +6V |
| CS, SCLK, DIN, AUX, LDAC to GND0.3V to +6V                |
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ )     |
| TDFN (derate 14.9mW/°C above +70°C)1188.7mW               |
| µMAX (derate 8.8mW/°C above +70°C)707.3mW                 |

| Maximum Continuous Current into Any Pin | ±50mA          |
|-----------------------------------------|----------------|
| Operating Temperature Range             | 40°C to +125°C |
| Storage Temperature Range               | 65°C to +150°C |
| Lead Temperature (soldering, 10s)       | +300°C         |
| Soldering Temperature (reflow)          |                |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## PACKAGE THERMAL CHARACTERISTICS (Note 1)

TDFN

Junction-to-Ambient Thermal Resistance ( $\theta_{JA})$  .......67.3°C/W  $\mu MAX$ 

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegated.com/thermal-tutorial.

## **ELECTRICAL CHARACTERISTICS**

| PARAMETER                          | SYMBOL | CONDITIONS                       | MIN   | TYP   | MAX   | UNITS           |
|------------------------------------|--------|----------------------------------|-------|-------|-------|-----------------|
| DC PERFORMANCE (Note 3)            |        | ·                                | Ċ     |       |       |                 |
|                                    |        | MAX5703                          | 8     |       |       |                 |
| Resolution and Monotonicity        | N      | MAX5704                          | 10    |       |       | Bits            |
|                                    |        | MAX5705                          | 12    |       |       | ]               |
|                                    |        | MAX5703, 8 bits                  | -0.25 | ±0.05 | +0.25 |                 |
| Integral Nonlinearity (Note 4)     | INL    | MAX5704, 10 bits                 | -0.5  | ±0.2  | +0.5  | LSB             |
|                                    |        | MAX5705, 12 bits                 | -1    | ±0.5  | +1    | ]               |
|                                    |        | MAX5703, 8 bits                  | -0.25 | ±0.05 | +0.25 |                 |
| Differential Nonlinearity (Note 4) | DNL    | MAX5704, 10 bits                 | -0.5  | ±0.1  | +0.5  | LSB             |
|                                    |        | MAX5705, 12 bits                 | -1    | ±0.2  | +1    |                 |
| Offset Error (Note 5)              | OE     |                                  | -5    | ±0.5  | +5    | mV              |
| Offset Error Drift                 |        |                                  |       | ±10   |       | µV/°C           |
| Gain Error (Note 5)                | GE     |                                  | -1.0  | ±0.1  | +1.0  | %FS             |
| Gain Temperature Coefficient       |        | With respect to V <sub>REF</sub> |       | ±2.5  |       | ppm of<br>FS/°C |
| Zero-Scale Error                   |        |                                  | 0     |       | +10   | mV              |
| Full-Scale Error                   |        | With respect to V <sub>REF</sub> | -0.5  |       | +0.5  | %FS             |

# Ultra-Small, Single-Channel, 8-/10-/12-Bit Buffered Output Voltage DACs with Internal Reference and SPI Interface

## **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                     | SYMBOL | CON                                                                     | DITIONS                                         | MIN | ТҮР | MAX                      | UNITS |
|-------------------------------|--------|-------------------------------------------------------------------------|-------------------------------------------------|-----|-----|--------------------------|-------|
| DAC OUTPUT CHARACTERISTIC     | S      |                                                                         |                                                 |     |     |                          |       |
|                               |        | No load                                                                 |                                                 | 0   |     | V <sub>DD</sub>          |       |
| Output Voltage Range (Note 6) |        | 2k $\Omega$ load to GND                                                 |                                                 | 0   |     | V <sub>DD</sub> -<br>0.2 | V     |
|                               |        | 2k $\Omega$ load to V_DD                                                |                                                 | 0.2 |     | V <sub>DD</sub>          |       |
| Load Degulation               |        |                                                                         | $V_{DD} = 3V \pm 10\%,$<br>$ I_{OUT}  \le 5mA$  |     | 300 |                          | μV/mA |
| Load Regulation               |        | $V_{OUT} = V_{FS}/2$                                                    | $V_{DD} = 5V \pm 10\%,$<br>$II_{OUT}I \le 10mA$ |     | 300 |                          | μν/mA |
|                               |        |                                                                         | $V_{DD} = 3V \pm 10\%,$<br>$II_{OUT}I \le 5mA$  |     | 0.3 |                          | Ω     |
| DC Output Impedance           |        | $V_{OUT} = V_{FS}/2$                                                    | $V_{DD} = 5V \pm 10\%,$<br>$ I_{OUT}  \le 10mA$ |     | 0.3 |                          |       |
| Capacitive Load Handling      | CL     |                                                                         |                                                 |     | 500 |                          | рF    |
| Resistive Load Handling       | RL     |                                                                         |                                                 | 2   |     |                          | kΩ    |
|                               |        |                                                                         | Sourcing (output short to GND)                  |     | 30  |                          |       |
| Short-Circuit Output Current  |        | $V_{DD} = 5.5V$                                                         | Sinking (output shorted to V <sub>DD</sub> )    |     | 40  |                          | mA    |
| DYNAMIC PERFORMANCE           |        | ·                                                                       | ·                                               |     |     |                          |       |
| Voltage-Output Slew Rate      | SR     | Positive and negative                                                   | /e                                              |     | 2.0 |                          | V/µs  |
|                               |        | 1/4 scale to 3/4 scale,                                                 | to $\leq$ 1 LSB, MAX5703                        |     | 2.8 |                          |       |
| Voltage-Output Settling Time  |        | <sup>1</sup> / <sub>4</sub> scale to <sup>3</sup> / <sub>4</sub> scale, | to $\leq$ 1 LSB, MAX5704                        |     | 5.2 |                          | μs    |
|                               |        | 1/4 scale to 3/4 scale,                                                 | to $\leq$ 1 LSB, MAX5705                        |     | 6.3 |                          |       |
| DAC Glitch Impulse            |        | Major code transitio                                                    | n                                               |     | 5.0 |                          | nV·s  |
| Digital Feedthrough           |        | Code = 0, all digital<br>V <sub>DDIO</sub>                              | inputs from 0V to                               |     | 0.5 |                          | nV∙s  |
| Dower Lin Time                |        | Startup calibration t                                                   | ime (Note 7)                                    |     | 200 |                          | μs    |
| Power-Up Time                 |        | From power-down r                                                       | node                                            |     | 60  |                          | μs    |
| DC Power-Supply Rejection     |        | $V_{DD} = 3V \pm 10\%$ or                                               | 5V ±10%                                         |     | 100 |                          | μV/V  |

# Ultra-Small, Single-Channel, 8-/10-/12-Bit Buffered Output Voltage DACs with Internal Reference and SPI Interface

## **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                    | SYMBOL | CON                       | DITIONS               | MIN | TYP | MAX | UNITS             |
|------------------------------|--------|---------------------------|-----------------------|-----|-----|-----|-------------------|
|                              |        |                           | f = 1 kHz             |     | 88  |     |                   |
|                              |        | External reference        | f = 10kHz             |     | 79  |     | 1                 |
|                              |        | 2.048V internal           | f = 1kHz              |     | 108 |     |                   |
| Output Voltage-Noise Density |        | reference                 | f = 10 kHz            |     | 98  |     | 1                 |
| (DAC Output at Midscale)     |        | 2.5V internal             | f = 1kHz              |     | 117 |     | nV/√Hz            |
|                              |        | reference                 | f = 10kHz             |     | 110 |     | 1                 |
|                              |        | 4.096V internal           | f = 1kHz              |     | 152 |     | 1                 |
|                              |        | reference                 | f = 10kHz             |     | 145 |     | 1                 |
|                              |        |                           | f = 0.1Hz to 10Hz     |     | 10  |     |                   |
|                              |        | External reference        | f = 0.1Hz to $10kHz$  |     | 72  |     | 1                 |
|                              |        |                           | f = 0.1Hz to 300kHz   |     | 298 |     | 1                 |
|                              |        |                           | f = 0.1Hz to 10Hz     |     | 11  |     | 1                 |
|                              |        | 2.048V internal reference | f = 0.1Hz to $10kHz$  |     | 89  |     | 1                 |
| Integrated Output Noise      |        | Telefence                 | f = 0.1Hz to 300kHz   |     | 370 |     |                   |
| (DAC Output at Midscale)     |        |                           | f = 0.1Hz to 10Hz     |     | 12  |     | μV <sub>P-P</sub> |
|                              |        | 2.5V internal reference   | f = 0.1Hz to 10kHz    |     | 99  |     | 1                 |
|                              |        | Telefence                 | f = 0.1Hz to 300kHz   |     | 355 |     |                   |
|                              |        |                           | f = 0.1Hz to 10Hz     |     | 13  |     | 1                 |
|                              |        | 4.096V internal reference | f = 0.1Hz to 10kHz    |     | 128 |     |                   |
|                              |        |                           | f = 0.1Hz to 300kHz   |     | 400 |     | 1                 |
|                              |        | External reference        | f = 1kHz              |     | 113 |     |                   |
|                              |        | External reference        | f = 10kHz             |     | 100 |     | 1                 |
|                              |        | 2.048V internal           | f = 1kHz              |     | 172 |     | ]                 |
| Output Voltage-Noise Density |        | reference                 | f = 10kHz             |     | 157 |     |                   |
| (DAC Output at Full Scale)   |        | 2.5V internal             | f = 1kHz              |     | 195 |     | nV/√Hz            |
|                              |        | reference                 | f = 10 kHz            |     | 180 |     | ]                 |
|                              |        | 4.096V internal           | f = 1kHz              |     | 279 |     | ]                 |
|                              |        | reference                 | f = 10kHz             |     | 258 |     | ]                 |
|                              |        |                           | f = 0.1Hz to 10Hz     |     | 12  |     |                   |
|                              |        | External reference        | f = 0.1Hz to $10kHz$  |     | 88  |     | ]                 |
|                              |        |                           | f = 0.1Hz to 300kHz   |     | 280 |     | ]                 |
|                              |        |                           | f = 0.1Hz to 10Hz     |     | 14  |     | ]                 |
|                              |        | 2.048V internal reference | f = 0.1Hz to $10kHz$  |     | 135 |     | ]                 |
| Integrated Output Noise      |        |                           | f = 0.1Hz to $300kHz$ |     | 530 |     |                   |
| (DAC Output at Full Scale)   |        | 0. EV/ interret           | f = 0.1Hz to 10Hz     |     | 15  |     | μV <sub>P-P</sub> |
|                              |        | 2.5V internal reference   | f = 0.1Hz to $10kHz$  |     | 160 |     |                   |
|                              |        |                           | f = 0.1Hz to 300kHz   |     | 550 |     |                   |
|                              |        | 4.0001/1:51               | f = 0.1Hz to 10Hz     |     | 23  |     | ]                 |
|                              |        | 4.096V internal reference | f = 0.1Hz to $10kHz$  |     | 220 |     | ]                 |
|                              |        |                           | f = 0.1Hz to 300kHz   |     | 610 |     | ]                 |

# Ultra-Small, Single-Channel, 8-/10-/12-Bit Buffered Output Voltage DACs with Internal Reference and SPI Interface

## **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                             | SYMBOL           | CO                                        | NDITIONS             | MIN   | TYP   | MAX             | UNITS             |
|---------------------------------------|------------------|-------------------------------------------|----------------------|-------|-------|-----------------|-------------------|
| REFERENCE INPUT                       |                  |                                           |                      |       |       |                 |                   |
| Reference Input Range                 | V <sub>REF</sub> |                                           |                      | 1.24  |       | V <sub>DD</sub> | V                 |
| Reference Input Current               | I <sub>REF</sub> | $V_{\text{REF}} = V_{\text{DD}} = 5.5$    | 1                    |       | 55    | 75              | μA                |
| Reference Input Impedance             | R <sub>REF</sub> |                                           |                      | 75    | 100   |                 | kΩ                |
| REFERENCE OUPUT                       |                  | 1                                         |                      |       |       |                 |                   |
|                                       |                  | V <sub>REF</sub> = 2.048V, T <sub>A</sub> | = +25°C              | 2.043 | 2.048 | 2.053           |                   |
| Reference Output Voltage              | V <sub>REF</sub> | V <sub>REF</sub> = 2.5V, T <sub>A</sub> = | +25°C                | 2.494 | 2.500 | 2.506           | V                 |
|                                       |                  | $V_{REF} = 4.096V, T_{A}$                 |                      | 4.086 | 4.096 | 4.106           |                   |
|                                       |                  |                                           | f = 1kHz             |       | 129   |                 |                   |
|                                       |                  | $V_{REF} = 2.048V$                        | f = 10kHz            |       | 122   |                 |                   |
| Deference Output Neise Depoits        |                  |                                           | f = 1kHz             |       | 158   |                 | nV/√Hz            |
| Reference Output Noise Density        |                  | $V_{REF} = 2.500V$                        | f = 10 kHz           |       | 151   |                 |                   |
|                                       |                  |                                           | f = 1 kHz            |       | 254   |                 | ]                 |
|                                       |                  | $V_{\text{REF}} = 4.096V$                 | f = 10 kHz           |       | 237   |                 | ]                 |
|                                       |                  |                                           | f = 0.1Hz to 10Hz    |       | 12    |                 |                   |
|                                       |                  | $V_{REF} = 2.048V$                        | f = 0.1Hz to $10kHz$ |       | 110   |                 |                   |
|                                       |                  |                                           | f = 0.1Hz to 300kHz  |       | 390   |                 |                   |
|                                       |                  |                                           | f = 0.1Hz to 10Hz    |       | 15    |                 |                   |
| Integrated Reference Output<br>Noise  |                  | $V_{REF} = 2.500V$                        | f = 0.1Hz to $10kHz$ |       | 129   |                 | μV <sub>P-P</sub> |
| NOISE                                 |                  |                                           | f = 0.1Hz to 300kHz  |       | 430   |                 |                   |
|                                       |                  |                                           | f = 0.1Hz to 10Hz    |       | 20    |                 |                   |
|                                       |                  | $V_{REF} = 4.096V$                        | f = 0.1Hz to $10kHz$ |       | 205   |                 |                   |
|                                       |                  |                                           | f = 0.1Hz to 300kHz  |       | 525   |                 |                   |
| Reference Temperature                 |                  | MAX5705A                                  |                      |       | ±4    | ±12             | /^                |
| Coefficient (Note 8)                  |                  | MAX5703/MAX570                            | 4/MAX5705B           |       | ±10   | ±25             | ppm/°C            |
| Reference Drive Capacity              |                  | External load                             |                      |       | 25    |                 | kΩ                |
| Reference Capacitive Load<br>Handling |                  |                                           |                      |       | 200   |                 | pF                |
| Reference Load Regulation             |                  | $I_{\text{SOURCE}} = 0$ to 500            | ΟμΑ                  |       | 1.0   |                 | mV/mA             |
| Reference Line Regulation             |                  |                                           |                      |       | 0.1   |                 | mV/V              |

# Ultra-Small, Single-Channel, 8-/10-/12-Bit Buffered Output Voltage DACs with Internal Reference and SPI Interface

## **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                                               | SYMBOL                | COND                                        | ITIONS                    | MIN                        | TYP | MAX                        | UNITS |
|---------------------------------------------------------|-----------------------|---------------------------------------------|---------------------------|----------------------------|-----|----------------------------|-------|
| POWER REQUIREMENTS                                      | •                     |                                             |                           |                            |     |                            |       |
| Cuerchy Veltage                                         |                       | $V_{REF} = 4.096V$                          |                           | 4.5                        |     | 5.5                        | V     |
| Supply Voltage                                          | V <sub>DD</sub>       | All other options                           |                           | 2.7                        |     | 5.5                        | V     |
| I/O Supply Voltage                                      | V <sub>DDIO</sub>     |                                             |                           | 1.8                        |     | 5.5                        | V     |
|                                                         |                       | External reference                          | $V_{REF} = 3V$            |                            | 135 | 190                        |       |
|                                                         |                       |                                             | $V_{REF} = 5V$            |                            | 165 | 225                        |       |
|                                                         |                       | Internal reference,                         | V <sub>REF</sub> = 2.048V |                            | 190 | 265                        |       |
| Supply Current (DAC Output at                           |                       | reference pin                               | $V_{\text{REF}} = 2.5 V$  |                            | 205 | 280                        |       |
| Midscale) (Note 9)                                      | IDD                   | undriven                                    | $V_{REF} = 4.096V$        |                            | 250 | 340                        | μA    |
|                                                         |                       |                                             | $V_{REF} = 2.048V$        |                            | 215 | 300                        |       |
|                                                         |                       | Internal reference,<br>reference pin driven | $V_{\text{REF}} = 2.5 V$  |                            | 225 | 315                        |       |
|                                                         |                       |                                             | $V_{REF} = 4.096V$        |                            | 275 | 375                        |       |
|                                                         |                       | External reference                          | $V_{REF} = 3V$            |                            | 155 | 210                        |       |
|                                                         |                       | External reference                          | $V_{\text{REF}} = 5V$     |                            | 200 | 265                        |       |
|                                                         |                       | Internal reference,                         | $V_{REF} = 2.048V$        |                            | 205 | 280                        |       |
| Supply Current (DAC Output at                           |                       | reference pin                               | $V_{\text{REF}} = 2.5 V$  |                            | 220 | 300                        |       |
| Full Scale) (Note 9)                                    | IDD                   | undriven                                    | $V_{REF} = 4.096V$        |                            | 275 | 375                        | μA    |
|                                                         |                       |                                             | V <sub>REF</sub> = 2.048V |                            | 225 | 310                        |       |
|                                                         |                       | Internal reference,<br>reference pin driven | $V_{\text{REF}} = 2.5 V$  |                            | 240 | 330                        |       |
|                                                         |                       |                                             | $V_{REF} = 4.096V$        |                            | 300 | 410                        |       |
| Power-Down Mode Supply                                  |                       |                                             | V <sub>REF</sub> = 2.048V |                            | 90  | 135                        |       |
| Current (DAC Powered Down,<br>Reference Remains Active) | IDD                   | Internal reference,<br>reference pin driven | $V_{\text{REF}} = 2.5 V$  |                            | 93  | 135                        | μA    |
| (Note 9)                                                |                       |                                             | $V_{REF} = 4.096V$        |                            | 100 | 150                        |       |
| Power-Down Mode Supply<br>Current (Note 9)              | I <sub>PD</sub>       | External reference, V                       | DD = V <sub>REF</sub>     |                            | 0.4 | 2                          | μA    |
| Digital Supply Current (Note 9)                         | I <sub>DDIO</sub>     |                                             |                           |                            |     | 1.0                        | μA    |
| DIGITAL INPUT CHARACTERIS                               | TICS ( <u>CS</u> , SC | LK, DIN, LDAC, AUX)                         |                           |                            |     |                            |       |
|                                                         |                       | 2.2V < V <sub>DDIO</sub> < 5.5V             |                           | 0.7 x<br>V <sub>DDIO</sub> |     |                            | V     |
| Input High Voltage                                      | V <sub>IH</sub>       | 1.8V < V <sub>DDIO</sub> < 2.2V             |                           | 0.8 x<br>V <sub>DDIO</sub> |     |                            | V     |
|                                                         |                       | 2.2V < V <sub>DDIO</sub> < 5.5V             |                           |                            |     | 0.3 x<br>V <sub>DDIO</sub> |       |
| Input Low Voltage                                       | VIL                   | 1.8V < V <sub>DDIO</sub> < 2.2V             |                           |                            |     | 0.2 x<br>V <sub>DDIO</sub> | V     |

## Ultra-Small, Single-Channel, 8-/10-/12-Bit Buffered Output Voltage DACs with Internal Reference and SPI Interface

## **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                         | SYMBOL                  | CON                                            | DITIONS                      | MIN | TYP  | MAX | UNITS |
|-----------------------------------|-------------------------|------------------------------------------------|------------------------------|-----|------|-----|-------|
| Hysteresis Voltage                | V <sub>H</sub>          |                                                |                              |     | 0.15 |     | V     |
| Input Leakage Current (Note 9)    | I <sub>IN</sub>         |                                                |                              |     | ±0.1 | ±1  | μA    |
| Input Capacitance (Note 8)        | CIN                     |                                                |                              |     |      | 10  | рF    |
| SPI TIMING CHARACTERISTICS        | $(\overline{CS}, SCLK,$ | DIN, LDAC, AUX) (N                             | ote 10)                      |     |      |     |       |
|                                   |                         | $2.7V \le V_{DDIO} \le 5.5V$                   | /                            | 0   |      | 50  |       |
| SCLK Frequency                    |                         | $1.8V \le V_{\text{DDIO}} < 2.7V$              | /                            | 0   |      | 33  | MHz   |
| SCLK Period                       | +                       | $2.7V \le V_{DDIO} \le 5.5V$                   |                              | 20  |      |     |       |
| SCLK Period                       | <sup>t</sup> SCLK       | $1.8V \le V_{\text{DDIO}} < 2.7V$              | /                            | 30  |      |     | ns    |
| SCLK Pulse Width High             | t <sub>CH</sub>         |                                                |                              | 8   |      |     | ns    |
| SCLK Pulse Width Low              | t <sub>CL</sub>         |                                                |                              | 8   |      |     | ns    |
| CC Fall to SCI K Fall Catura Time |                         | To first SCLK                                  | $2.7V \le V_{DDIO} \le 5.5V$ | 8   |      |     |       |
| CS Fall to SCLK Fall Setup Time   | tcsso                   | falling edge                                   | $1.8V \le V_{DDIO} < 2.7V$   | 12  |      |     | ns    |
| CS Fall to SCLK Fall Hold Time    | t <sub>CSH0</sub>       | Applies to inactive S<br>preceding the first S |                              | 0   |      |     | ns    |
| CS Rise to SCLK Fall Hold Time    | t <sub>CSH1</sub>       | Applies to the 24th                            | SCLK falling edge            | 0   |      | -   | ns    |
| CS Rise to SCLK Fall              | t <sub>CSA</sub>        | Applies to the 24th aborted sequence           | SCLK falling edge,           | 12  |      |     | ns    |
| SCLK Fall to $\overline{CS}$ Fall | t <sub>CSF</sub>        | Applies to 24th SCL                            | K falling edge               | 100 |      |     | ns    |
| CS Pulse Width High               | t <sub>CSPW</sub>       |                                                |                              | 20  |      |     | ns    |
| DIN to SCLK Fall Setup Time       | t <sub>DS</sub>         |                                                |                              | 5   |      |     | ns    |
| DIN to SCLK Fall Hold Time        | t <sub>DH</sub>         |                                                |                              | 4.5 |      |     | ns    |
| CLR Pulse Width Low               | t <sub>CLPW</sub>       |                                                |                              | 20  |      |     | ns    |
| CLR Rise to $\overline{CS}$ Fall  | t <sub>CSC</sub>        | Required for comma                             | and to be executed           | 20  |      |     | ns    |
| LDAC Pulse Width Low              | t <sub>LDPW</sub>       |                                                |                              | 20  |      |     | ns    |
| LDAC Fall to SCLK Fall Hold       | tLDH                    | Applies to 24th SCL                            | K falling edge               | 20  |      |     | ns    |

## Ultra-Small, Single-Channel, 8-/10-/12-Bit Buffered Output Voltage DACs with Internal Reference and SPI Interface

## **ELECTRICAL CHARACTERISTICS (continued)**

- **Note 2:** Electrical specifications are production tested at  $T_A = +25^{\circ}C$  (TDFN packages) or at  $T_A = +25^{\circ}C$  and  $+125^{\circ}C$  ( $\mu$ MAX packages). Specifications over the entire operating temperature range are guaranteed by design and characterization. Typical specifications are at  $T_A = +25^{\circ}C$  and are not guaranteed.
- Note 3: DC Performance is tested without load.
- Note 4: Linearity is tested with unloaded outputs to within 20mV of GND and V<sub>DD</sub>.
- **Note 5:** Gain and offset calculated from measurements made with  $V_{REF} = V_{DD}$  at code 30 and 4065 for MAX5705, code 8 and 1016 for MAX5704, and code 2 and 254 for MAX5703.
- Note 6: Subject to zero and full-scale error limits and V<sub>REF</sub> settings.
- Note 7: On power-up, the device initiates an internal 200µs (typ) calibration sequence. All commands issued during this time will be ignored.
- Note 8: Specification is guaranteed by design and characterization.
- **Note 9:** Static logic inputs with  $V_{IL} = V_{GND}$  and  $V_{IH} = V_{DDIO}$ .
- Note 10: All timing is tested with  $V_{IL} = V_{GND}$  and  $V_{IH} = V_{DDIO}$ .



Figure 1. SPI Serial Interface Timing Diagram

(MAX5705, 12-bit performance,  $T_A = +25^{\circ}C$ , unless otherwise noted.)

INL vs. CODE DNL vs. CODE **INL vs. CODE** 1.0 1.0 0.5 VDD = VREF = 3V  $V_{DD} = V_{REF} = 5V$ VDD = VREF = 3V 0.8 0.8 0.4 NO LOAD NO LOAD NO LOAD 06 06 0.3 0.4 0.4 0.2 0.2 0.2 DNL (LSB) 0.1 INL (LSB) INL (LSB) terts ant 0 0 0 1.60 -0.2 -0.2 -0.1 -0.4 -0.4 -0.2 -0.6 -0.6 -0.3 -0.8 -0.8 -04 -1.0 -1.0 -0.5 0 512 1024 1536 2048 2560 3072 3584 4096 0 512 1024 1536 2048 2560 3072 3584 4096 0 512 1024 1536 2048 2560 3072 3584 4096 CODE (LSB) CODE (LSB) CODE (LSB) **DNL vs. CODE INL AND DNL vs. SUPPLY VOLTAGE INL AND DNL vs. TEMPERATURE** 0.5 1.0 1.0 VDD = VRFF = 5V  $V_{DD} = V_{REF}$  $V_{DD} = V_{REF} = 3V$ 0.4 0.8 0.8 NO LOAD 0.3 0.6 0.6 MAX INL MAX INL 0.2 04 MAX DNI 0.4 MAX DNI ERROR (LSB) ERROR (LSB) 0.2 0.1 0.2 (LSB) V ¥ الالمالية المتناطية فالتناطية المتناطية فالمتناطية فالمتناطية والمتناطية والمتناطية والمتناطية والمتناط 0 0 0 DNL 4 -0.1 -0.2 -0.2 . -0.4 -0.4 -0.2 MIN DNI MIN DNL MIN INI -0.3 -0.6 -0.6 MIN INL -0.4 -0.8 -0.8 -0.5 -1.0 -1.0 -40 -25 -10 5 20 35 50 65 80 95 110 125 512 1024 1536 2048 2560 3072 3584 4096 3.1 0 2.7 3.5 3.9 4.3 4.7 5.1 55 CODE (LSB) SUPPLY VOLTAGE (V) TEMPERATURE (°C) **OFFSET AND ZERO-SCALE ERROR OFFSET AND ZERO-SCALE ERROR** FULL-SCALE ERROR AND GAIN ERROR vs. SUPPLY VOLTAGE vs. TEMPERATURE vs. SUPPLY VOLTAGE 0.40 1.0 -0.02 VREF = 2.5V (EXTERNAL) VREF = 2.5V (EXTERNAL) 0.8 0.35 NO LOAD NO LOAD -0.03 0.6 0.30 -0.04 ZERO-SCALE ERROR 0.4 FULL-SCALE ERROR 0.25 OFFSET ERROR -0.05 (mV) ERROR (mV) 0.2 ERROR (%fs) ERROR (I 0 0.20 -0.06 OFFSET ERROR (VDD = 3V) -0.2 OFFSET ERROR (VDD = 5V) 0.15 -0.07 GAIN ERROR ZERO-SCALE ERROR -0.4 0.10 -0.08 -0.6 VREF = 2.5V (EXTERNAL) 0.05 -0.09 -0.8 NO LOAD 0 -1.0 -0.10 2.7 3.1 3.5 3.9 4.3 4.7 5.1 5.5 -40 -25 -10 5 20 35 50 65 80 95 110 125 2.7 3.1 3.5 3.9 4.3 4.7 5.1 5.5 SUPPLY VOLTAGE (V) TEMPERATURE (°C) SUPPLY VOLTAGE (V)

## **Typical Operating Characteristics**

Maxim Integrated



**Typical Operating Characteristics (continued)** 



## **Typical Operating Characteristics (continued)**

Maxim Integrated



## **Typical Operating Characteristics (continued)**

(MAX5705, 12-bit performance,  $T_A = +25^{\circ}C$ , unless otherwise noted.)





## **Typical Operating Characteristics (continued)**

## **Pin Configurations**



## **Pin Description**

| PIN | NAME              | FUNCTION                                                                    |
|-----|-------------------|-----------------------------------------------------------------------------|
| 1   | AUX               | Active-Low Auxilliary Asynchronous Input. User configurable, see Table 7.   |
| 2   | LDAC              | Dedicated Active-Low Asynchronous Load DAC                                  |
| 3   | CS                | SPI Chip-Select Input                                                       |
| 4   | SCLK              | SPI Interface Clock Input                                                   |
| 5   | DIN               | SPI Interface Data Input                                                    |
| 6   | V <sub>DDIO</sub> | Digital Interface Power-Supply Input                                        |
| 7   | V <sub>DD</sub>   | Supply Voltage Input. Bypass V <sub>DD</sub> with a 0.1µF capacitor to GND. |
| 8   | GND               | Ground                                                                      |
| 9   | OUT               | Buffered DAC Output                                                         |
| 10  | REF               | Reference Voltage Input/Output                                              |
|     | EP                | Exposed Pad (TDFN Only). Connect to ground.                                 |

## **Detailed Description**

The MAX5703/MAX5704/MAX5705 are single-channel, low-power, 8-/10-/12-bit voltage-output digital-to-analog converters (DACs) with an internal output buffer. The wide supply voltage range of 2.7V to 5.5V and low power consumption accommodate low-power and low-voltage applications. The devices present a  $100k\Omega$  (typ) load to the external reference. The internal output buffer allows rail-to-rail operation. An internal voltage reference is available with software selectable options of 2.048V, 2.500V, or 4.096V. The devices feature a 50MHz, 3-wire SPI/QSPI/MICROWIRE/DSP-compatible serial interface to save board space and reduce complexity in isolated applications. The MAX5703/MAX5704/MAX5705 include a serial-in/parallel-out shift register, internal CODE and DAC registers, a power-on-reset (POR) circuit to initialize the DAC output to code zero, and control logic. A userconfigurable AUX pin is available to asynchronously clear or gate the device output independent of the serial interface.

#### DAC Output (OUT)

The MAX5703/MAX5704/MAX5705 include an internal buffer on the DAC output. The internal output buffer provides improved load regulation for the DAC output. The output buffer slews at 1V/µs (typ) and drives up to 2k $\Omega$  in parallel with 500pF. The analog supply voltage (V<sub>DD</sub>) determines the maximum output voltage range of the devices as V<sub>DD</sub> powers the output buffer. Under no-load conditions, the output buffer drives from GND to V<sub>DD</sub>, subject to offset and gain errors. With a 2k $\Omega$  load to GND, the output buffer drives from GND to within and 200mV of V<sub>DD</sub>. With a 2k $\Omega$  load to V<sub>DD</sub>, the output buffer drives from V<sub>DD</sub> to within 200mV of GND.

The DAC ideal output voltage is defined by:

$$V_{OUT} = V_{REF} \times \frac{D}{2^N}$$

Where D = code loaded into the DAC register,  $V_{REF}$  = reference voltage, N = resolution.

#### **Internal Register Structure**

The user interface is separated from the DAC logic to minimize digital feedthrough. Within the serial interface is an input shift register, the contents of which can be routed to control registers or the DAC itself, as determined by the user command. Within the device there is a CODE register followed by a DAC Latch register (see the *Functional Diagram*). The contents of the CODE register hold pending DAC output settings which can later be loaded into the DAC registers. The CODE register can be updated using both CODE and CODE\_LOAD user commands. The contents of the DAC register hold the current DAC output settings. The DAC register can be updated directly from the serial interface using the CODE\_LOAD commands or can upload the current contents of the CODE register using LOAD commands or the LDAC input.

The contents of both CODE and DAC registers are maintained during all software power-down states, so that when the DAC is returned to a normal operating mode, it returns to its previously stored output settings. Any CODE or LOAD commands issued during software power-down states continue to update the register contents. The SW\_CLEAR command clears the contents of the CODE and DAC registers to the user-programmable default values. The SW\_RESET command resets all configuration registers to their power-on default states, while resetting the CODE and DAC registers to zero scale.

#### Internal Reference

The MAX5703/MAX5704/MAX5705 include an internal precision voltage reference that is software selectable to be 2.048V, 2.500V, or 4.096V. When an internal reference is selected, that voltage is available on the REF pin for other external circuitry (see the <u>Typical Operating</u> *Circuits*) and can drive a 25k $\Omega$  load.

#### **External Reference**

The external reference input features a typical input impedance of  $100k\Omega$  and accepts an input voltage from +1.24V to V<sub>DD</sub>. Connect an external voltage supply between REF and GND to apply an external reference. The MAX5703/4/5 power up and reset to external reference mode. Visit <u>www.maximintegated.</u> <u>com/products/references</u> for a list of available external voltage-reference devices.

#### **AUX** Input

The MAX5703/MAX5704/MAX5705 provide an asynchronous  $\overline{\text{AUX}}$  (active-low) input. Use the CONFIG command to program the device to use the input in one of the following modes:  $\overline{\text{CLR}}$  (default),  $\overline{\text{GATE}}$ , or disabled.

#### CLR Mode

In CLR mode, the AUX input performs an asynchronous level sensitive CLEAR operation when pulled low. If CLR is configured and asserted, all CODE and DAC data registers are cleared to their default/return values as defined by the configuration settings. Other userconfiguration settings are not affected.

Some SPI interface commands are gated by  $\overline{\text{CLR}}$  activity during the transfer sequence. If  $\overline{\text{CLR}}$  is issued during a command write sequence, any gated commands within the sequence are ignored. Any non-gated commands appearing in the transfer sequence are executed. For the gating condition to be removed, drive  $\overline{\text{CLR}}$  high, satisfying the t<sub>CSC</sub> requirements.

#### GATE Mode

Use of the GATE mode provides a means of momentarily holding the DAC in a user-selectable default/return state, returning the DAC to the last programmed state upon removal. The MAX5703/MAX5704/MAX5705 also feature a software-accessible GATE command. While asserted in GATE mode, the AUX pin does not interfere with RETURN, CODE, or DAC register updates and related load activity.

LDAC Input The MAX5703/MAX5704/MAX5705 provide a dedicated asynchronous **LDAC** (active-low) input. The **LDAC** input performs an asynchronous level sensitive LOAD operation when pulled low. Use of the LDAC input mode provides a means of updating multiple devices together as a group. Users wishing to control the DAC update instance independently of the I/O instruction should hold LDAC high during programming cycles. Once programming is complete, **LDAC** may be strobed and the new CODE register content is loaded into the DAC latch output. Users wishing to load new DAC data in direct response to I/O CODE register activity should connect LDAC permanently low; in this configuration, the MAX5703/ MAX5704/MAX5705 DAC output updates in response to each completed I/O CODE instruction update edge. A software LOAD command is also provided.

The  $\overline{\text{LDAC}}$  operation does not interact with the user interface directly. However, in order to achieve the best possible glitch performance, timing with respect to the interface update edge should follow t<sub>LDH</sub> specifications when issuing CODE commands.

#### V<sub>DDIO</sub> Input

The MAX5703/MAX5704/MAX5705 feature a separate supply pin (V<sub>DDIO</sub>) for the digital interface (1.8V to 5.5V). Connect V<sub>DDIO</sub> to the I/O supply of the host processor.

#### **SPI Serial Interface**

The MAX5703/MAX5704/MAX5705 3-wire serial interface is compatible with MICROWIRE/SPI/QSPI and DSPs. The interface provides three inputs: SCLK, CS, and DIN. The chip-select input ( $\overline{CS}$ , active-low) frames the data loaded through the serial data input (DIN). Following a  $\overline{CS}$  input high-to-low transition, the data is shifted in synchronously and latched into the input register on each falling edge of the serial clock input (SCLK). Each serial operation word is 24-bits long. The DAC data is left justified as shown in Table 1. The serial input register transfers its contents to the destination registers after loading 24 bits of data on the 24th SCLK falling edge. To initiate a new SPI operation, drive  $\overline{CS}$  high and then low to begin the next operation sequence, being sure to meet all relevant timing requirements. During  $\overline{CS}$  high periods, SCLK is ignored, allowing communication to other devices on the same bus. SPI operations consisting of more than 24 SCLK cycles are executed on the 24th SCLK falling edge, using the first three bytes of data available. SPI operations consisting of less than 24 SCLK cycles will not be executed. The content of the SPI operation consists of a command byte followed by a two byte data word.

Figure 1 shows the timing diagram for the complete 3-wire serial interface transmission. The DAC code settings (D) for the MAX5703/MAX5704/MAX5705 are accepted in an offset binary format (see <u>Table 1</u>). Otherwise, the expected data format for each command is listed in Table 2.

#### **SPI User-Command Register Map**

This section lists the user-accessible commands and registers for the MAX5703/MAX5704/MAX5705.

Table 2 provides detailed information about the SPI Command Registers.

# Ultra-Small, Single-Channel, 8-/10-/12-Bit Buffered Output Voltage DACs with Internal Reference and SPI Interface

#### **CODE Command**

The CODE command (B[23:20] = 1000) updates the CODE register content for the DAC. Changes to the CODE register content based on this command will not affect the DAC output directly unless the LDAC input is in a low state. Otherwise, a subsequent hardware or software LOAD operation will be required to move this content to the active DAC latch. This command is gated when  $\overline{\text{CLR}}$  is asserted, updates to this register are ignored while the register is being cleared. See <u>Table</u> 1 and Table 2.

#### **LOAD Command**

The LOAD command (B[23:20] = 1001) updates the DAC latch register content by uploading the current contents of the CODE register. This command is gated when  $\overline{\text{CLR}}$  is asserted, updates to this register are ignored while the register is being cleared. See <u>Table 2</u>.

#### **CODE\_LOAD** Command

The CODE\_LOAD command (B[23:20] = 1010 and 1011) updates the CODE register contents as well as the DAC register content of the DAC. This command is gated when  $\overline{\text{CLR}}$  is asserted, updates to these registers are ignored while the register is being cleared. See <u>Table 1</u> and <u>Table 2</u>.



Figure 2. Typical SPI Application Circuit

| PART    | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
|---------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| MAX5703 | D7  | D6  | D5  | D4  | D3  | D2  | D1 | D0 | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  |
| MAX5704 | D9  | D8  | D7  | D6  | D5  | D4  | D3 | D2 | D1 | D0 | Х  | Х  | Х  | Х  | Х  | Х  |
| MAX5705 | D11 | D10 | D9  | D8  | D7  | D6  | D5 | D4 | D3 | D2 | D1 | D0 | Х  | Х  | Х  | Х  |

## Table 1. DAC Data Bit Positions

# Ultra-Small, Single-Channel, 8-/10-/12-Bit Buffered Output Voltage DACs with Internal Reference and SPI Interface

| COMMAND      | B23         | B22 | B21 | B20 | B19 | B18 | B17 | B16 | B15 | B14 | B13                        | B12            | B11                                 | B10      | B9 | B8 | B7                                    | B6                                 | B5               | <b>B</b> 4 | B3 | B2 | 표 | B | DESCRIPTION                                                                             |
|--------------|-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|----------------------------|----------------|-------------------------------------|----------|----|----|---------------------------------------|------------------------------------|------------------|------------|----|----|---|---|-----------------------------------------------------------------------------------------|
| DAC COMMANDS | s           |     |     |     |     |     |     |     |     |     |                            |                |                                     |          |    |    |                                       |                                    |                  |            |    |    |   |   |                                                                                         |
| CODE         |             | 0   | 0   | 0   | ×   | ×   | ×   | ×   |     |     | O                          | ODE RI<br>DATA | CODE REGISTER<br>DATA[11:4]         | æ        |    |    | 0                                     | CODE REGISTER<br>DATA[3:0]         | GISTEF<br>[3:0]  | ~          | ×  | ×  | × | × | Writes data to the<br>CODE register                                                     |
| LOAD         | <del></del> | 0   | 0   | -   | ×   | ×   | ×   | ×   | ×   | ×   | ×                          | ×              | ×                                   | ×        | ×  | ×  | ×                                     | ×                                  | ×                | ×          | ×  | ×  | × | × | Transfers data from<br>the CODE registers<br>to the DAC register                        |
| CODE_LOAD    | -           | 0   | -   | 0   | ×   | ×   | ×   | ×   |     |     | CODE                       | AND D,<br>DATA | CODE AND DAC REGISTER<br>DATA[11:4] | SISTER   |    |    | L L L L L L L L L L L L L L L L L L L | CODE AND DAC<br>REGISTER DATA[3:0] | ND DAC           |            | ×  | ×  | × | × | Simultaneously<br>writes data to the<br>CODE register<br>while updating DAC<br>register |
| CODE_LOAD    | -           | 0   | -   | -   | ×   | ×   | ×   | ×   |     |     | CODE                       | AND D,<br>DATA | CODE AND DAC REGISTER<br>DATA[11:4] | aISTER   |    |    | RE C                                  | CODE AND DAC<br>REGISTER DATA[3:0] | ND DAC<br>DATA[3 |            | ×  | ×  | × | × | Simultaneously<br>writes data to the<br>CODE register<br>while updating DAC<br>register |
| RETURN       | 0           | -   | -   | -   | ×   | ×   | ×   | ×   |     | Ľ.  | RETURN REGISTER DATA(11:4) | REGIS          | TER DA                              | .TA[11:4 | Ę. |    | ¥                                     | RETURN REGISTER<br>DATA[3:0]       | EGISTE<br>[3:0]  | <u> </u>   | ×  | ×  | × | × | Updates the<br>RETURN register<br>contents for the DAC                                  |

# Table 2. SPI Commands Summary

| COMMAND                                                                                                 | B23    | B22         | B21            | B20         | B19                           | B18                          | B17                                                                             | B16                                                         | B15      | B14      | B13     | B12      | B11      | B10     | <b>B</b> 3 | 88 | B7                                                                                                  | BG                                                                                                                                                                        | B5                               | 묌                                                                         | B          | B2 | 8 | BO | DESCRIPTION                                                 |
|---------------------------------------------------------------------------------------------------------|--------|-------------|----------------|-------------|-------------------------------|------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------|----------|----------|---------|----------|----------|---------|------------|----|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|---------------------------------------------------------------------------|------------|----|---|----|-------------------------------------------------------------|
| CONFIGURATION COMMANDS                                                                                  | ON CON | MAND        | ٥              |             |                               |                              |                                                                                 |                                                             |          |          |         |          |          |         |            |    |                                                                                                     |                                                                                                                                                                           |                                  |                                                                           |            |    |   |    |                                                             |
| REF                                                                                                     | 0      | 0           | Ļ              | 0           | evin0 oV = 0<br>ni9 evin0 = t | tluste0 = 0<br>NO zyswiA = t |                                                                                 | Ref Mode<br>00 = EXT<br>01 = 2.5V<br>10 = 2.0V<br>11 = 4.1V | ×        | ×        | ×       | ×        | ×        | ×       | ×          | ×  | ×                                                                                                   | ×                                                                                                                                                                         | ×                                | ×                                                                         | ×          | ×  | × | ×  | Sets the reference<br>operating mode.                       |
| SOFTWARE                                                                                                | 0      | 0           | -              | <del></del> | ×                             | Otte 1<br>Otte               | Type:<br>000 = END<br>001 = GATE<br>100 = CLR<br>101 = RST<br>Other = No Effect | ND<br>ATE<br>ST<br>ST<br>Effect                             | ×        | ×        | ×       | ×        | ×        | ×       | ×          | ×  | ×                                                                                                   | ×                                                                                                                                                                         | ×                                | ×                                                                         | ×          | ×  | × | ×  | Executes a software<br>operation of the type<br>chosen      |
| POWER                                                                                                   | 0      | <del></del> | 0              | 0           | ×                             | ×                            | ×                                                                               | ×                                                           | ×        | ×        | ×       | ×        | ×        | ×       | ×          | ×  | Power           Mode:           00 = DAC           01 = 1kΩ           10 = 100kΩ           11 = HiZ | ver<br>be:<br>1kΩ<br>00kΩ<br>HiZ                                                                                                                                          | ×                                | ×                                                                         | ×          | ×  | × | ×  | Sets the Power<br>mode                                      |
| CONFIG                                                                                                  | 0      | <del></del> | 0              | -           | ×                             | ×                            | ×                                                                               | ×                                                           | ×        | ×        | ×       | ×        | ×        | ×       | ×          | ×  | ×                                                                                                   | ×                                                                                                                                                                         | AU<br>011<br>110<br>111<br>0ther | AUX Mode:<br>011 = GATE<br>110 = CLEAR<br>111 = NONE<br>Other = No Effect | fect E E E | ×  | × | ×  | Updates the function of the $\overline{\mathrm{AUX}}$ input |
| DEFAULT                                                                                                 | 0      | -           | <del>.</del> . | 0           | ×                             | ×                            | ×                                                                               | ×                                                           | ×        | ×        | ×       | ×        | ×        | ×       | ×          | ×  | <b>Defa</b><br>00<br>01:<br>01:<br>100                                                              | Default Values:           000 = POR           001 = ZERO           011 = ZERO           010 = MID           011 = FULL           100 = RETURN           Other = No Effect |                                  | ×                                                                         | ×          | ×  | × | ×  | Sets the default<br>value for the DAC                       |
| NO OPERATION COMMANDS                                                                                   | N COM  | MANDS       |                |             |                               |                              |                                                                                 |                                                             |          |          |         |          |          |         |            |    |                                                                                                     |                                                                                                                                                                           |                                  |                                                                           |            |    |   | ľ  |                                                             |
| No Occasion                                                                                             | 0      | 0           | 0              | 0           | ×                             | ×                            | ×                                                                               | ×                                                           | ×        | Х        | Х       | Х        | ×        | ×       | ×          | ×  | ×                                                                                                   | ×                                                                                                                                                                         | ×                                | ×                                                                         | ×          | ×  | × | ×  | These commands                                              |
|                                                                                                         | -      | -           |                | +-          | ×                             | ×                            | ×                                                                               | ×                                                           | ×        | ×        | ×       | ×        | ×        | ×       | ×          | ×  | ×                                                                                                   | ×                                                                                                                                                                         | ×                                | ×                                                                         | ×          | ×  | × | ×  | the part.                                                   |
| Reserved Commands: Any commands not specifically listed above are reserved for Maxim internal use only. | nmands | s: Any (    | Somme          | ands no     | ot spec                       | cifically                    | / listed                                                                        | above ;                                                     | are rest | arved fi | or Maxi | im inter | 'nal use | e only. |            |    | ]                                                                                                   | 1                                                                                                                                                                         | 1                                |                                                                           |            |    |   | 1  |                                                             |

# Ultra-Small, Single-Channel, 8-/10-/12-Bit Buffered Output Voltage DACs with Internal Reference and SPI Interface

#### **REF Command**

The REF (B[23:20] = 0010) command updates the global reference setting used for the DAC. Set B[17:16] = 00 to use an external reference for the DAC or set B[17:16] to 01, 10, or 11 to select either the 2.5V, 2.048V, or 4.096V internal reference, respectively.

If RF3 (B19) is set to zero (default) in the REF command, the REF I/O will not be driven by the internal reference circuit, saving current. If RF3 is set to one, the REF I/O will be driven by the internal reference circuit, consuming an additional  $25\mu$ A (typ) of current when the reference is powered; when the reference is powered down, the REF I/O will be high-impedance.

If RF2 (B18) is set to zero (default) in the REF command, the reference will be powered down any time the DAC is powered down (in STANDBY mode). If RF2 (B18) is set to one, the reference will remain powered even if the DAC is powered down, allowing continued operation of external circuitry. In this mode, the 1 $\mu$ A shutdown state is not available. See <u>Table 3</u>.

Table 3. REF (0010) Command Format

## **SOFTWARE Commands** = 0011) commands provide

The SOFTWARE (B[23:20] = 0011) commands provide a means of issuing several flexible software actions. See Table 4.

The SOFTWARE Command Action Mode is selected by B[18:16]:

END (000): Used to end any active gate operation, returning to normal operation (default).

GATE (001): DAC contents will be gated to their DEFAULT selected values until the gate condition is removed.

- CLEAR (100): All CODE and DAC contents will be cleared to their DEFAULT selected values.
- RESET (101): All CODE, DAC, RETURN, and configuration registers reset to their power-up defaults (including REF, POWER, and CONFIG settings), simulating a power cycle reset.

OTHER: No effect.

| B23 | B22                         | B21  | B20 | B19                                  | B18                                     | B17 | B16 | B15 | B14 | B13 | B12   | B11  | B10   | B9   | <b>B</b> 8 | <b>B</b> 7 | <b>B</b> 6 | <b>B</b> 5 | <b>B</b> 4 | <b>B</b> 3 | B2 | B1 | B0 |
|-----|-----------------------------|------|-----|--------------------------------------|-----------------------------------------|-----|-----|-----|-----|-----|-------|------|-------|------|------------|------------|------------|------------|------------|------------|----|----|----|
| 0   | 0                           | 1    | 0   | RF3                                  | RF2                                     | RF1 | RF0 | Х   | Х   | Х   | Х     | Х    | X     | Х    | Х          | Х          | Х          | Х          | Х          | Х          | Х  | Х  | X  |
| RE  | F COI                       | MMAI | ND  | 0 = REF Not driven<br>1 = REF Driven | 0 = Off in Standby<br>1 = On in Standby |     | EXT |     |     |     | Don't | Care |       |      |            |            |            |            | Don't      | Care       |    |    |    |
| DEF | AULT                        | VAL  | UES | 0                                    | 0                                       | 0   | 0   | Х   | Х   | Х   | Х     | Х    | Х     | Х    | Х          | Х          | Х          | Х          | Х          | Х          | Х  | Х  | Х  |
|     | COMMAND BYTE DATA HIGH BYTE |      |     |                                      |                                         |     |     |     |     |     |       | DA   | TA LO | DW B | ΥTE        |            |            |            |            |            |    |    |    |

## Table 4. SOFTWARE (0011) Command Format

| B23 | B22         | B21 | B20 | B19        | B18                        | B17                                                                         | B16                          | B15 | B14 | B13 | B12   | B11    | B10 | <b>B</b> 9 | <b>B</b> 8 | B7 | <b>B6</b> | <b>B</b> 5 | <b>B</b> 4 | <b>B</b> 3 | B2 | B1 | B0 |
|-----|-------------|-----|-----|------------|----------------------------|-----------------------------------------------------------------------------|------------------------------|-----|-----|-----|-------|--------|-----|------------|------------|----|-----------|------------|------------|------------|----|----|----|
| 0   | 0           | 1   | 1   | Х          | SW2                        | SW1                                                                         | SW0                          | Х   | Х   | Х   | Х     | Х      | Х   | Х          | Х          | Х  | Х         | Х          | Х          | Х          | Х  | Х  | X  |
|     | SOFT<br>OMN |     |     | Don't Care | 00<br>00<br>10<br>10<br>0t | Mode:<br>00: EN<br>1: GA<br>00: CL<br>01: RS<br>01: RS<br>ther: N<br>Effect | D<br>TE<br>R<br>T<br>Jo      |     |     |     | Don't | : Care |     |            |            |    |           |            | Don't      | Care       |    |    |    |
| DEF | AULT        | VAL | UES | Х          | 0                          | 0                                                                           | 0                            | Х   | Х   | Х   | Х     | Х      | Х   | Х          | Х          | Х  | Х         | Х          | Х          | Х          | Х  | Х  | Х  |
|     |             | CC  | MMA | ND B       | YTE                        |                                                                             | DATA HIGH BYTE DATA LOW BYTE |     |     |     |       |        |     |            |            |    |           |            |            |            |    |    |    |

# Ultra-Small, Single-Channel, 8-/10-/12-Bit Buffered Output Voltage DACs with Internal Reference and SPI Interface

#### **POWER Command**

The MAX5703/MAX5704/MAX5705 feature a softwarecontrolled POWER mode command (B[23:20] = 0100).

In power-down, the DAC output is disconnected from the buffer and is grounded with either one of the two selectable internal resistors or set to high impedance. See <u>Table 5</u> and <u>Table 6</u> for the selectable internal resistor values in power-down mode. In power-down mode, the DAC register retains its value so that the output is restored when the device powers up. The serial interface remains active in power-down mode with all registers accessible.

In power-down mode, the internal reference can be powered down or it can be set to remain powered-on for external use. Also, in power-down mode, parts using the external reference do not load the REF pin. See <u>Table 5</u>.

| B23 | B22  | B21 | B20      | B19   | B18   | B17    | B16 | B15             | B14 | B13 | B12   | B11  | B10           | B9 | <b>B</b> 8  | B7                            | <b>B6</b> | <b>B</b> 5 | B4 | <b>B</b> 3 | B2   | B1 | B0 |
|-----|------|-----|----------|-------|-------|--------|-----|-----------------|-----|-----|-------|------|---------------|----|-------------|-------------------------------|-----------|------------|----|------------|------|----|----|
| 0   | 1    | 0   | 0        | Х     | X     | Х      | Х   | X               | Х   | Х   | X     | Х    | Х             | Х  | Х           | PD1                           | PD0       | Х          | Х  | X          | Х    | Х  | Х  |
| (   | POV  |     | )        |       | Don'i | : Care | 2   |                 |     |     | Don't | Care |               |    |             | Mo<br>00<br>Nor<br>01 =<br>10 | ) =       |            |    | Don't      | Care |    |    |
| DEF | AULT | VAL | UES      | Х     | Х     | Х      | Х   | X X X X X X X X |     |     |       |      |               | Х  | 0 0 X X X X |                               |           |            |    | Х          | Х    |    |    |
|     |      | CC  | )<br>MM/ | and e | BYTE  |        |     | DATA HIGH BYTE  |     |     |       |      | DATA LOW BYTE |    |             |                               |           |            |    |            |      |    |    |

### Table 5. POWER (0100) Command Format

## Table 6. Selectable DAC Output Impedance in Power-Down Mode

| PD1 (B7) | PD0 (B6) | OPERATING MODE                                                   |
|----------|----------|------------------------------------------------------------------|
| 0        | 0        | Normal operation                                                 |
| 0        | 1        | Power-down with internal 1k $\Omega$ pulldown resistor to GND.   |
| 1        | 0        | Power-down with internal 100k $\Omega$ pulldown resistor to GND. |
| 1        | 1        | Power-down with high-impedance output.                           |

# Ultra-Small, Single-Channel, 8-/10-/12-Bit Buffered Output Voltage DACs with Internal Reference and SPI Interface

#### **CONFIG Command**

**DEFAULT Command** 

The CONFIG command (B[23:20] = 0101) updates the function of the  $\overline{AUX}$  input enabling its gate, load, or clear (default) operation mode. See <u>Table 7</u>.

AUX Config settings are written by B[5:3]:

- GATE (011): AUX functions as a GATE. DAC code is gated to DEFAULT value input when pin is low.
- CLEAR (110): AUX functions as a CLR input (default). CODE and DAC content is cleared to DEFAULT value if pin is low.
- NONE (111): AUX functions are disabled.
- OTHER: AUX function is not altered.

DEFAULT (0110): The DEFAULT command selects the default value for the DAC. These default values are used for all future clear and gate operations. The new default setting is determined by bits DF[2:0]. See Table 8.

Available default values are:

| POR (000):    | DAC defaults to power-on reset value (default).        |
|---------------|--------------------------------------------------------|
| ZERO (001):   | DAC defaults to zero scale.                            |
| MID (010):    | DAC defaults to midscale.                              |
| FULL (011):   | DAC defaults to full scale.                            |
| RETURN (100): | DAC defaults to value specified by the RETURN register |
| OTHER:        | No effect, the default setting remains unchanged.      |

**Note:** The selected default values do not apply to resets initiated by SW\_RESET commands or supply cycling, both of which return the DACs to the power-on reset state (zero scale).

## Table 7. CONFIG (0101) Command Format

| B23 | B22                         | B21 | B20  | B19 | B18   | B17  | B16 | B15 | B14 | B13 | B12   | B11   | B10 | B9 | <b>B8</b> | B7       | <b>B6</b> | B5                       | B4                                                | B3                      | B2 | B1     | B0  |
|-----|-----------------------------|-----|------|-----|-------|------|-----|-----|-----|-----|-------|-------|-----|----|-----------|----------|-----------|--------------------------|---------------------------------------------------|-------------------------|----|--------|-----|
| 0   | 1                           | 0   | 1    | X   | Х     | Х    | X   | Х   | Х   | Х   | Х     | Х     | Х   | Х  | Х         | X        | Х         | AB2                      | AB1                                               | AB0                     | Х  | Х      | X   |
| CON | FIG C                       | OMM | IAND |     | Don't | Care |     |     |     |     | Don't | Care  |     |    |           | Do<br>Ca |           | 011<br>110<br>111<br>Oth | KB Mc<br>= GA<br>= CLE<br>= NC<br>ner =<br>Effect | ATE<br>EAR<br>DNE<br>No | Do | n't Ca | are |
| DEF | AULT                        | VAL | JES  | Х   | Х     | X    | Х   | Х   | Х   | Х   | Х     | Х     | Х   | Х  | Х         | Х        | Х         | 1                        | 1                                                 | 0                       | Х  | Х      | Х   |
|     | COMMAND BYTE DATA HIGH BYTE |     |      |     |       |      |     |     |     | DA  | TA LC | DW B1 | /TE |    |           |          |           |                          |                                                   |                         |    |        |     |

## Table 8. DEFAULT (0110) Command Format

| B23 | B22          | B21          | B20  | B19   | B18   | B17  | B16 | B15            | B14 | B13 | B12   | B11  | B10           | B9 | <b>B</b> 8 | B7                           | <b>B</b> 6                                                             | B5                          | B4 | <b>B</b> 3 | B2     | B1  | B0 |
|-----|--------------|--------------|------|-------|-------|------|-----|----------------|-----|-----|-------|------|---------------|----|------------|------------------------------|------------------------------------------------------------------------|-----------------------------|----|------------|--------|-----|----|
| 0   | 1            | 1            | 0    | X     | Х     | Х    | X   | Х              | Х   | Х   | Х     | Х    | Х             | Х  | Х          | DF2                          | DF1                                                                    | DF0                         | Х  | Х          | Х      | Х   | Х  |
|     | DEF/<br>COMM | AULT<br>MAND | )    |       | Don't | Care |     |                |     |     | Don't | Care |               |    |            | 00<br>00<br>01<br>100:<br>01 | ult Va<br>00: PC<br>1: ZE<br>10: M<br>1: FU<br>RET<br>ther: I<br>Effec | RO<br>ID<br>LL<br>JRN<br>No |    | Dc         | n't Ca | are |    |
| DEF | AULT         | VAL          | JES  | Х     | Х     | Х    | Х   | Х              | Х   | Х   | Х     | Х    | Х             | Х  | Х          | 0                            | 0                                                                      | 0                           | Х  | Х          | Х      | Х   | Х  |
|     |              | CO           | MMAI | ND B' | YTE   |      |     | DATA HIGH BYTE |     |     |       |      | DATA LOW BYTE |    |            |                              |                                                                        |                             |    |            |        |     |    |

#### **RETURN Command**

The RETURN command (B[23:20] = 0111) updates the RETURN register content for the DAC. If the DEFAULT configuration register is set to RETURN mode, the DAC will be cleared or gated to the RETURN register value in the event of a SW or HW CLEAR or GATE condition. It is not necessary to program this register if the DEFAULT = RETURN mode will not be used. The data format for the RETURN register is identical to that used for CODE and LOAD operations. See <u>Table 1</u> and <u>Table 2</u>.

## **Applications Information**

#### **Power-On Reset (POR)**

When power is applied to  $V_{DD}$ , the DAC output is set to zero scale. To optimize DAC linearity, wait until the supplies have settled and the internal setup and calibration sequence completes (200µs, typ).

#### Power Supplies and Bypassing Considerations

Bypass  $V_{DD}$  with high-quality ceramic capacitors to a low-impedance ground as close as possible to the device. Minimize lead lengths to reduce lead inductance. Connect GND to the analog ground plane.

#### Layout Considerations

Digital and AC transient signals on GND can create noise at the output. Connect GND to form the star ground for the DAC system. Refer remote DAC loads to this system ground for the best possible performance. Use proper grounding techniques, such as a multilayer board with a low-inductance ground plane, or star connect all ground return paths back to the MAX5703/MAX5704/ MAX5705 GND. Carefully layout the traces between channels to reduce AC cross-coupling. Do not use wirewrapped boards and sockets. Use shielding to maximize noise immunity. Do not run analog and digital signals parallel to one another, especially clock signals. Avoid routing digital lines underneath the MAX5703/MAX5704/ MAX5705 package.

## Definitions

#### Integral Nonlinearity (INL)

INL is the deviation of the measured transfer function from a straight line drawn between two codes once offset and gain errors have been nullified.

#### **Differential Nonlinearity (DNL)**

DNL is the difference between an actual step height and the ideal value of 1 LSB. If the magnitude of the DNL  $\leq$  1 LSB, the DAC guarantees no missing codes and is monotonic. If the magnitude of the DNL  $\geq$  1 LSB, the DAC output may still be monotonic.

#### **Offset Error**

Offset error indicates how well the actual transfer function matches the ideal transfer function. The offset error is calculated from two measurements near zero code and near maximum code.

#### **Gain Error**

Gain error is the difference between the ideal and the actual full-scale output voltage on the transfer curve, after nullifying the offset error. This error alters the slope of the transfer function and corresponds to the same percentage error in each step.

#### **Zero-Scale Error**

Zero-scale error is the difference between the DAC output voltage when set to code zero and ground. This includes offset and other die level nonidealities.

#### **Full-Scale Error**

Full-scale error is the difference between the DAC output voltage when set to full scale and the reference voltage. This includes offset, gain error, and other die level nonidealities.

#### **Settling Time**

The settling time is the amount of time required from the start of a transition, until the DAC output settles to the new output value within the converter's specified accuracy.

#### **Digital Feedthrough**

Digital feedthrough is the amount of noise that appears on the DAC output when the DAC digital control lines are toggled.

#### **Digital-to-Analog Glitch Impulse**

A major carry transition occurs at the midscale point where the MSB changes from low to high and all other bits change from high to low, or where the MSB changes from high to low and all other bits change from low to high. The duration of the magnitude of the switching glitch during a major carry transition is referred to as the digital-to-analog glitch impulse.

The digital-to-analog power-up glitch is the duration of the magnitude of the switching glitch that occurs as the device exits power-down mode.



**Typical Operating Circuits** 

## Ultra-Small, Single-Channel, 8-/10-/12-Bit Buffered Output Voltage DACs with Internal Reference and SPI Interface

## **Ordering Information**

| PART           | PIN-PACKAGE  | RESOLUTION (BIT) | INTERNAL REFERENCE TEMPCO (ppm/°C) |
|----------------|--------------|------------------|------------------------------------|
| MAX5703ATB+T*  | 10 TDFN-EP** | 8                | 10 (typ), 25 (max)                 |
| MAX5703AUB+T*  | 10 µMAX      | 8                | 10 (typ), 25 (max)                 |
| MAX5704ATB+T*  | 10 TDFN-EP** | 10               | 10 (typ), 25 (max)                 |
| MAX5704AUB+T*  | 10 µMAX      | 10               | 10 (typ), 25 (max)                 |
| MAX5705AAUB+T  | 10 µMAX      | 12               | 4 (typ), 12 (max)                  |
| MAX5705BATB+T* | 10 TDFN-EP** | 12               | 10 (typ), 25 (max)                 |

Note: All devices are specified over the -40°C to +125°C temperature range.

+Denotes a lead(Pb)-free/RoHS-compliant package.

T = Tape and reel.

\*Future product—Contact factory for availability.

\*\*EP = Exposed pad.

## **Chip Information**

PROCESS: BiCMOS

## **Package Information**

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE<br>NO. | LAND<br>PATTERN NO. |
|-----------------|-----------------|----------------|---------------------|
| 10 TDFN-EP      | T1032N+1        | <u>21-0429</u> | <u>90-0082</u>      |
| 10 µMAX         | U10+2           | <u>21-0061</u> | <u>90-0330</u>      |

# Ultra-Small, Single-Channel, 8-/10-/12-Bit Buffered Output Voltage DACs with Internal Reference and SPI Interface

**Revision History** 

| REVISION | REVISION | DESCRIPTION     | PAGES   |
|----------|----------|-----------------|---------|
| NUMBER   | DATE     |                 | CHANGED |
| 0        | 11/12    | Initial release |         |



Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

#### Maxim Integrated 160 Rio Robles, San Jose, CA 95134 USA 1-408-601-1000

© 2012 Maxim Integrated Products, Inc.

Maxim Integrated and the Maxim Integrated logo are trademarks of Maxim Integrated Products, Inc.